Engineering Science and Technology, an International Journal (Sep 2016)

Real-time fault tolerant full adder design for critical applications

  • Pankaj Kumar,
  • Rajender Kumar Sharma

DOI
https://doi.org/10.1016/j.jestch.2016.05.001
Journal volume & issue
Vol. 19, no. 3
pp. 1465 – 1472

Abstract

Read online

In the complex computing system, processing units are dealing with devices of smaller size, which are sensitive to the transient faults. A transient fault occurs in a circuit caused by the electromagnetic noises, cosmic rays, crosstalk and power supply noise. It is very difficult to detect these faults during offline testing. Hence an area efficient fault tolerant full adder for testing and repairing of transient and permanent faults occurred in single and multi-net is proposed. Additionally, the proposed architecture can also detect and repair permanent faults. This design incurs much lower hardware overheads relative to the traditional hardware architecture. In addition to this, proposed design also provides higher error detection and correction efficiency when compared to the existing designs.

Keywords