Journal of Nanotechnology (Jan 2012)

Vertical Silicon Nanowire Platform for Low Power Electronics and Clean Energy Applications

  • D.-L. Kwong,
  • X. Li,
  • Y. Sun,
  • G. Ramanathan,
  • Z. X. Chen,
  • S. M. Wong,
  • Y. Li,
  • N. S. Shen,
  • K. Buddharaju,
  • Y. H. Yu,
  • S. J. Lee,
  • N. Singh,
  • G. Q. Lo

DOI
https://doi.org/10.1155/2012/492121
Journal volume & issue
Vol. 2012

Abstract

Read online

This paper reviews the progress of the vertical top-down nanowire technology platform developed to explore novel device architectures and integration schemes for green electronics and clean energy applications. Under electronics domain, besides having ultimate scaling potential, the vertical wire offers (1) CMOS circuits with much smaller foot print as compared to planar transistor at the same technology node, (2) a natural platform for tunneling FETs, and (3) a route to fabricate stacked nonvolatile memory cells. Under clean energy harvesting area, vertical wires could provide (1) cost reduction in photovoltaic energy conversion through enhanced light trapping and (2) a fully CMOS compatible thermoelectric engine converting waste-heat into electricity. In addition to progress review, we discuss the challenges and future prospects with vertical nanowires platform.