International Journal of Reconfigurable Computing (Jan 2010)

Exploiting Dual-Output Programmable Blocks to Balance Secure Dual-Rail Logics

  • Laurent Sauvage,
  • Maxime Nassar,
  • Sylvain Guilley,
  • Florent Flament,
  • Jean-Luc Danger,
  • Yves Mathieu

DOI
https://doi.org/10.1155/2010/375245
Journal volume & issue
Vol. 2010

Abstract

Read online

FPGA design of side-channel analysis countermeasures using unmasked dual-rail with precharge logic appears to be a great challenge. Indeed, the robustness of such a solution relies on careful differential placement and routing whereas both FPGA layout and FPGA EDA tools are not developed for such purposes. However, assessing the security level which can be achieved with them is an important issue, as it is directly related to the suitability to use commercial FPGA instead of proprietary custom FPGA for this kind of protection. In this article, we experimentally gave evidence that differential placement and routing of an FPGA implementation can be done with a granularity fine enough to improve the security gain. However, so far, this gain turned out to be lower for FPGAs than for ASICs. The solutions demonstrated in this article exploit the dual-output of modern FPGAs to achieve a better balance of dual-rail interconnections. However, we expect that an in-depth analysis of routing resources power consumption could still help reduce the interconnect differential leakage.