Journal of Low Power Electronics and Applications (May 2012)

Hardened Flip-Flop Optimized for Subthreshold Operation Heavy Ion Characterization of a Radiation

  • Eric Bozeman,
  • Eric MacDonald,
  • Joseph Neff,
  • Ameet Chavan,
  • Praveen Palakurthi

DOI
https://doi.org/10.3390/jlpea2020168
Journal volume & issue
Vol. 2, no. 2
pp. 168 – 179

Abstract

Read online

A novel Single Event Upset (SEU) tolerant flip-flop design is proposed, which is well suited for very-low power electronics that operate in subthreshold ( < <em>Vt</em> ≈ 500 mV). The proposed flip-flop along with a traditional (unprotected) flip-flop, a Sense-Amplifier-based Rad-hard Flip-Flop (RSAFF) and a Dual Interlocked storage Cell (DICE) flip-flop were all fabricated in MIT Lincoln Lab’s XLP 0.15 μm fully-depleted SOI CMOS technology—a process optimized for subthreshold operation. At the Cyclotron Institute at Texas A&M University, all four cells were subjected to heavy ion characterization in which the circuits were dynamically updated with alternating data and then checked for SEUs at both subthreshold (450 mV) and superthreshold (1.5 V) levels. The proposed flip-flop never failed, while the traditional and DICE designs did demonstrate faulty behavior. Simulations were conducted with the XLP process and the proposed flip-flop provided an improved energy delay product relative to the other non-faulty rad-hard flip-flop at subthreshold voltage operation. According to the XLP models operating in subthreshold at 250 mV, performance was improved by 31% and energy consumption was reduced by 27%.

Keywords