Radioengineering (Apr 2017)

A CMOS Morlet Wavelet Generator

  • A. I. Bautista-Castillo,
  • J. M. Rocha-Perez,
  • A. Diaz-Sanchez,
  • J. Lemus-Lopez,
  • L. A. Sanchez-Gaspariano

Journal volume & issue
Vol. 26, no. 1
pp. 263 – 268

Abstract

Read online

The design and characterization of a CMOS circuit for Morlet wavelet generation is introduced. With the proposed Morlet wavelet circuit, it is possible to reach a~low power consumption, improve standard deviation (σ) control and also have a small form factor. A prototype in a double poly, three metal layers, 0.5 µm CMOS process from MOSIS foundry was carried out in order to verify the functionality of the proposal. However, the design methodology can be extended to different CMOS processes. According to the performance exhibited by the circuit, may be useful in many different signal processing tasks such as nonlinear time-variant systems.

Keywords