International Journal of Electronics and Telecommunications (Jun 2020)

Layout Optimizations of Operational Amplifiers in Deep Submicron

  • Jun Shi

DOI
https://doi.org/10.24425/ijet.2020.131876
Journal volume & issue
Vol. vol. 66, no. No 2
pp. 287 – 293

Abstract

Read online

Operational amplifies (op amps) are an integral part of many analog and mixed-signal systems. Op amps with vastly different levels of complexity are used to realize functions ranging from DC bias generation to high-speed amplification or filtering. The design of op amps continues to pose a challenge as the supply voltage and transistor channel lengths scale down with each generation of CMOS technologies. The thesis deals with the analysis, design and layout optimization of CMOS op amps in deep Submicron (DSM) from a study case. Finally, layout optimizations of op amps will be given, in which propose optimization techniques to mitigate these DSM effects in the place-and-route stage of VLSI physical design.

Keywords