Applied Sciences (Apr 2019)

Enhanced Fault Current-Limiting Circuit Design for a DC Fault in a Modular Multilevel Converter-Based High-Voltage Direct Current System

  • Kaipei Liu,
  • Qing Huai,
  • Liang Qin,
  • Shu Zhu,
  • Xiaobing Liao,
  • Yuye Li,
  • Hua Ding

DOI
https://doi.org/10.3390/app9081661
Journal volume & issue
Vol. 9, no. 8
p. 1661

Abstract

Read online

The main weakness of the half-bridge modular multilevel converter-based high-voltage direct current (MMC-HVDC) system lies in its immature solution to extremely high current under direct current (DC) line fault. The development of the direct current circuit breaker (DCCB) remains constrained in terms of interruption capacity and operation speed. Therefore, it is essential to limit fault current in the MMC-HVDC system. An enhanced fault current-limiting circuit (EFCLC) is proposed on the basis of fault current study to restrict fault current under DC pole-to-pole fault. Specifically, the EFCLC consists of fault current-limiting inductance L F C L and energy dissipation resistance R F C L in parallel with surge arrestor. L F C L reduces the fault current rising speed, together with arm inductance and smoothing reactor. However, in contrast to arm inductance and smoothing reactor, L F C L will be bypassed via parallel-connected thyristors after blocking converter to prevent the effect on fault interruption speed. R F C L shares the stress on energy absorption device (metal oxide arrester) to facilitate fault interruption. The DCCB requirement in interruption capacity and breaking speed can be satisfied effortlessly through the EFCLC. The working principle and parameter determination of the EFCLC are presented in detail, and its effectiveness is verified by simulation in RT-LAB and MATLAB software platforms.

Keywords