Advances in Electrical and Computer Engineering (Nov 2012)

A Performance Analytical Strategy for Network-on-Chip Router with Input Buffer Architecture

  • WANG, J.,
  • LI, Y.,
  • LI, H.

DOI
https://doi.org/10.4316/AECE.2012.04003
Journal volume & issue
Vol. 12, no. 4
pp. 19 – 24

Abstract

Read online

In this paper, a performance analytical strategy is proposed for Network-on-Chip router with input buffer architecture. First, an analytical model is developed based on semi-Markov process. For the non-work-conserving router with small buffer size, the model can be used to analyze the schedule delay and the average service time for each buffer when given the related parameters. Then, the packet average delay in router is calculated by using the model. Finally, we validate the effectiveness of our strategy by simulation. By comparing our analytical results to simulation results, we show that our strategy successfully captures the Network-on-Chip router performance and it performs better than the state-of-art technology. Therefore, our strategy can be used as an efficiency performance analytical tool for Network-on-Chip design.

Keywords