Micromachines (May 2025)

Optimization of Low-Voltage p-GaN Gate HEMTs for High-Efficiency Secondary Power Conversion

  • Lili Zhai,
  • Xiangdong Li,
  • Jian Ji,
  • Lu Yu,
  • Liang Chen,
  • Yaoming Chen,
  • Haonan Xia,
  • Zhanfei Han,
  • Junbo Wang,
  • Xi Jiang,
  • Song Yuan,
  • Tao Zhang,
  • Yue Hao,
  • Jincheng Zhang

DOI
https://doi.org/10.3390/mi16050556
Journal volume & issue
Vol. 16, no. 5
p. 556

Abstract

Read online

The explosive demand for high-performance secondary power sources in artificial intelligence (AI) has brought significant opportunities for low-voltage GaN devices. This paper focuses on research on high-efficiency and high-reliability low-voltage p-GaN gate HEMTs with a gate–drain distance, LGD, of 1 to 3 μm in our pilot line, manufactured on 6-inch Si using a CMOS-compatible process, with extraordinary wafer-level uniformity. Specifically, these fabricated p-GaN gate HEMTs with an LGD of 1.5 μm demonstrate a blocking voltage of over 180 V and a high VTH of 1.6 V and exhibit a low RON of 2.8 Ω·mm. It is found that device structure optimization can significantly enhance device reliability. That is, through the dedicated optimization of source field plate structure and interlayer dielectric (ILD) thickness, the dynamic ON-resistance, RON, degradation of devices with an LGD of 1.5 µm was successfully suppressed from 60% to 20%, and the VTH shift was significantly reduced from 1.1 to 0.5 V. Further, the devices also passed preliminary gate bias stress and high-voltage OFF-state stress tests, providing guidance for preparing high-performance, low-voltage p-GaN gate HEMTs in the future.

Keywords