Advances in Radio Science (Sep 2012)

An 8 bit current steering DAC for offset compensation purposes in sensor arrays

  • G. Bertotti,
  • A. Laifi,
  • E. Di Gioia,
  • M. Masoumi,
  • N. Dodel,
  • E. F. Scarselli,
  • R. Thewes

DOI
https://doi.org/10.5194/ars-10-201-2012
Journal volume & issue
Vol. 10
pp. 201 – 206

Abstract

Read online

An 8 bit segmented current steering DAC is presented for the compensation of mismatch of sensors with current output arranged in a large arrays. The DAC is implemented in a 1.8 V supply voltage 180 nm standard CMOS technology. Post layout simulations reveal that the design target concerning a sampling frequency of 2.6 MHz is exceeded, worst-case settling time equals 60.6 ns. The output current range is 0–10 μA, which translates into an LSB of 40 nA. Good linearity is achieved, INL 2.