Sensors (May 2016)

Synchronous OEIC Integrating Receiver for Optically Reconfigurable Gate Arrays

  • Carlos Sánchez-Azqueta,
  • Bernhard Goll,
  • Santiago Celma,
  • Horst Zimmermann

DOI
https://doi.org/10.3390/s16060761
Journal volume & issue
Vol. 16, no. 6
p. 761

Abstract

Read online

A monolithically integrated optoelectronic receiver with a low-capacitance on-chip pin photodiode is presented. The receiver is fabricated in a 0.35 μm opto-CMOS process fed at 3.3 V and due to the highly effective integrated pin photodiode it operates at μW. A regenerative latch acting as a sense amplifier leads in addition to a low electrical power consumption. At 400 Mbit/s, sensitivities of −26.0 dBm and −25.5 dBm are achieved, respectively, for λ = 635 nm and λ = 675 nm (BER = 10−9 ) with an energy efficiency of 2 pJ/bit.

Keywords