Information (Apr 2019)

A High Throughput Hardware Architecture for Parallel Recursive Systematic Convolutional Encoders

  • Gabriele Meoni,
  • Gianluca Giuffrida,
  • Luca Fanucci

DOI
https://doi.org/10.3390/info10040151
Journal volume & issue
Vol. 10, no. 4
p. 151

Abstract

Read online

During the last years, recursive systematic convolutional (RSC) encoders have found application in modern telecommunication systems to reduce the bit error rate (BER). In view of the necessity of increasing the throughput of such applications, several approaches using hardware implementations of RSC encoders were explored. In this paper, we propose a hardware intellectual property (IP) for high throughput RSC encoders. The IP core exploits a methodology based on the ABCD matrices model which permits to increase the number of inputs bits processed in parallel. Through an analysis of the proposed network topology and by exploiting data relative to the implementation on Zynq 7000 xc7z010clg400-1 field programmable gate array (FPGA), an estimation of the dependency of the input data rate and of the source occupation on the parallelism degree is performed. Such analysis, together with the BER curves, provides a description of the principal merit parameters of a RSC encoder.

Keywords