Nature Communications (Apr 2023)

Wafer-scale high-κ dielectrics for two-dimensional circuits via van der Waals integration

  • Zheyi Lu,
  • Yang Chen,
  • Weiqi Dang,
  • Lingan Kong,
  • Quanyang Tao,
  • Likuan Ma,
  • Donglin Lu,
  • Liting Liu,
  • Wanying Li,
  • Zhiwei Li,
  • Xiao Liu,
  • Yiliu Wang,
  • Xidong Duan,
  • Lei Liao,
  • Yuan Liu

DOI
https://doi.org/10.1038/s41467-023-37887-x
Journal volume & issue
Vol. 14, no. 1
pp. 1 – 8

Abstract

Read online

Abstract The practical application of two-dimensional (2D) semiconductors for high-performance electronics requires the integration with large-scale and high-quality dielectrics—which however have been challenging to deposit to date, owing to their dangling-bonds-free surface. Here, we report a dry dielectric integration strategy that enables the transfer of wafer-scale and high-κ dielectrics on top of 2D semiconductors. By utilizing an ultra-thin buffer layer, sub-3 nm thin Al2O3 or HfO2 dielectrics could be pre-deposited and then mechanically dry-transferred on top of MoS2 monolayers. The transferred ultra-thin dielectric film could retain wafer-scale flatness and uniformity without any cracks, demonstrating a capacitance up to 2.8 μF/cm2, equivalent oxide thickness down to 1.2 nm, and leakage currents of ~10−7 A/cm2. The fabricated top-gate MoS2 transistors showed intrinsic properties without doping effects, exhibiting on-off ratios of ~107, subthreshold swing down to 68 mV/dec, and lowest interface states of 7.6×109 cm−2 eV−1. We also show that the scalable top-gate arrays can be used to construct functional logic gates. Our study provides a feasible route towards the vdW integration of high-κ dielectric films using an industry-compatible ALD process with well-controlled thickness, uniformity and scalability.