Advanced Intelligent Systems (Oct 2024)

Hardware Implementation of Next Generation Reservoir Computing with RRAM‐Based Hybrid Digital‐Analog System

  • Danian Dong,
  • Woyu Zhang,
  • Yuanlu Xie,
  • Jinshan Yue,
  • Kuan Ren,
  • Hongjian Huang,
  • Xu Zheng,
  • Wen Xuan Sun,
  • Jin Ru Lai,
  • Shaoyang Fan,
  • Hongzhou Wang,
  • Zhaoan Yu,
  • Zhihong Yao,
  • Xiaoxin Xu,
  • Dashan Shang,
  • Ming Liu

DOI
https://doi.org/10.1002/aisy.202400098
Journal volume & issue
Vol. 6, no. 10
pp. n/a – n/a

Abstract

Read online

Reservoir computing (RC) possesses a simple architecture and high energy efficiency for time‐series data analysis through machine learning algorithms. To date, RC has evolved into several innovative variants. The next generation reservoir computing (NGRC) variant, founded on nonlinear vector autoregression (NVAR) distinguishes itself due to its fewer hyperparameters and independence from physical random connection matrices, while yielding comparable results. However, NGRC networks struggle with massive Kronecker product calculations and matrix‐vector multiplications within the read out layer, leading to substantial efficiency challenges for traditional von Neumann architectures. In this work, a hybrid digital‐analog hardware system tailored for NGRC is developed. The digital part is a Kronecker product calculation unit with data filtering, which realizes transformation of nonlinear vector of the input linear vector. For matrix‐vector multiplication, a computing‐in‐memory architecture based on resistive random access memory array offers an energy‐efficient hardware solution, which markedly reduces data transfer and greatly improve computational parallelism and energy efficiency. The predictive capabilities of this hybrid NGRC system are validated through the Lorenz63 model, achieving a normalized root mean square error (NRMSE) of 0.00098 and an energy efficiency of 19.42TOPS W−1.

Keywords