Applied Sciences (Jan 2023)

Large Field-Size Elliptic Curve Processor for Area-Constrained Applications

  • Muhammad Rashid,
  • Omar S. Sonbul,
  • Muhammad Yousuf Irfan Zia,
  • Nadeem Kafi,
  • Mohammed H. Sinky,
  • Muhammad Arif

DOI
https://doi.org/10.3390/app13031240
Journal volume & issue
Vol. 13, no. 3
p. 1240

Abstract

Read online

This article has proposed an efficient area-optimized elliptic curve cryptographic processor architecture over GF(2409) and GF(2571). The proposed architecture employs Lopez-Dahab projective point arithmetic operations. To do this, a hybrid Karatsuba multiplier of 4-split polynomials is proposed. The proposed multiplier uses general Karatsuba and traditional schoolbook multiplication approaches. Moreover, the multiplier resources are reused to implement the modular squares and addition chains of the Itoh-Tsujii algorithm for inverse computations. The reuse of resources reduces the overall area requirements. The implementation is performed in Verilog (HDL). The achieved results are provided on Xilinx Virtex 7 device. In addition, the performance of the proposed design is evaluated on ASIC 65 nm process technology. Consequently, a figure-of-merit is constructed to compare the FPGA and ASIC implementations. An exhaustive comparison to existing designs in the literature shows that the proposed architecture utilizes less area. Therefore, the proposed design is the right choice for area-constrained cryptographic applications.

Keywords