Engineering Science and Technology, an International Journal (Mar 2016)

Low voltage high performance hybrid full adder

  • Pankaj Kumar,
  • Rajender Kumar Sharma

DOI
https://doi.org/10.1016/j.jestch.2015.10.001
Journal volume & issue
Vol. 19, no. 1
pp. 559 – 565

Abstract

Read online

This paper presents a low voltage and high performance 1-bit full adder designed with an efficient internal logic structure that leads to have a reduced Power Delay Product (PDP). The modified NOR and NAND gates, an essential entity, are also presented. The circuit is designed with cadence virtuoso tool with UMC 90-nm and 55-nm CMOS technologies. The proposed adder is compared with some of the popular adders based on power consumption, speed and power delay product. The proposed full adder cells achieve 56% and 76.69% improvement in speed and power delay product metric when compared with conventional C-CMOS full adder. It is also found that the proposed adder cells exhibit excellent signal integrity and driving capability when operated at low voltages.

Keywords