AIP Advances (Mar 2017)

A SONOS device with a separated charge trapping layer for improvement of charge injection

  • Jae-Hyuk Ahn,
  • Dong-Il Moon,
  • Seung-Won Ko,
  • Chang-Hoon Kim,
  • Jee-Yeon Kim,
  • Moon-Seok Kim,
  • Myeong-Lok Seol,
  • Joon-Bae Moon,
  • Ji-Min Choi,
  • Jae-Sub Oh,
  • Sung-Jin Choi,
  • Yang-Kyu Choi

DOI
https://doi.org/10.1063/1.4978322
Journal volume & issue
Vol. 7, no. 3
pp. 035205 – 035205-7

Abstract

Read online

A charge trapping layer that is separated from the primary gate dielectric is implemented on a FinFET SONOS structure. By virtue of the reduced effective oxide thickness of the primary gate dielectric, a strong gate-to-channel coupling is obtained and thus short-channel effects in the proposed device are effectively suppressed. Moreover, a high program/erase speed and a large shift in the threshold voltage are achieved due to the improved charge injection by the reduced effective oxide thickness. The proposed structure has potential for use in high speed flash memory.