IEEE Journal on Exploratory Solid-State Computational Devices and Circuits (Jan 2020)

Analyzing the Effects of Interconnect Parasitics in the STT CRAM In-Memory Computational Platform

  • Masoud Zabihi,
  • Arvind K. Sharma,
  • Meghna G. Mankalale,
  • Zamshed Iqbal Chowdhury,
  • Zhengyang Zhao,
  • Salonik Resch,
  • Ulya R. Karpuzcu,
  • Jian-Ping Wang,
  • Sachin S. Sapatnekar

DOI
https://doi.org/10.1109/JXCDC.2020.2985314
Journal volume & issue
Vol. 6, no. 1
pp. 71 – 79

Abstract

Read online

This article presents a method for analyzing the parasitic effects of interconnects on the performance of the STT-MTJ-based computational random access memory (CRAM) in-memory computation platform. The CRAM is a platform that makes a small reconfiguration to a standard spintronics-based memory array to enable logic operations within the array. The analytical method in this article develops a methodology that quantifies the way in which wire parasitics limit the size and configuration of a CRAM array and studies the impact of cell- and array-level design choices on the CRAM noise margin. Finally, the method determines the maximum allowable CRAM array size under various technology considerations.

Keywords