Active and Passive Electronic Components (Jan 2013)

MCML D-Latch Using Triple-Tail Cells: Analysis and Design

  • Kirti Gupta,
  • Neeta Pandey,
  • Maneesha Gupta

DOI
https://doi.org/10.1155/2013/217674
Journal volume & issue
Vol. 2013

Abstract

Read online

A new low-voltage MOS current mode logic (MCML) topology for D-latch is proposed. The new topology employs a triple-tail cell to lower the supply voltage requirement in comparison to traditional MCML D-latch. The design of the proposed MCML D-latch is carried out through analytical modeling of its static parameters. The delay is expressed in terms of the bias current and the voltage swing so that it can be traded off with the power consumption. The proposed low-voltage MCML D-latch is analyzed for the two design cases, namely, high-speed and power-efficient, and the performance is compared with the traditional MCML D-latch for each design case. The theoretical propositions are validated through extensive SPICE simulations using TSMC 0.18 µm CMOS technology parameters.