Advanced Intelligent Systems (Oct 2024)

Hardware for Deep Learning Acceleration

  • Choongseok Song,
  • ChangMin Ye,
  • Yonguk Sim,
  • Doo Seok Jeong

DOI
https://doi.org/10.1002/aisy.202300762
Journal volume & issue
Vol. 6, no. 10
pp. n/a – n/a

Abstract

Read online

Deep learning (DL) has proven to be one of the most pivotal components of machine learning given its notable performance in a variety of application domains. Neural networks (NNs) for DL are tailored to specific application domains by varying in their topology and activation nodes. Nevertheless, the major operation type (with the largest computational complexity) is commonly multiply‐accumulate operation irrespective of their topology. Recent trends in DL highlight the evolution of NNs such that they become deeper and larger, and thus their prohibitive computational complexity. To cope with the consequent prohibitive latency for computation, 1) general‐purpose hardware, e.g., central processing units and graphics processing units, has been redesigned, and 2) various DL accelerators have been newly introduced, e.g., neural processing units, and computing‐in‐memory units for deep NN‐based DL, and neuromorphic processors for spiking NN‐based DL. In this review, these accelerators and their pros and cons are overviewed with particular focus on their performance and memory bandwidth.

Keywords