Journal of Low Power Electronics and Applications (Apr 2011)

Design of Energy Aware Adder Circuits Considering Random Intra-Die Process Variations

  • Marco Lanuzza,
  • Fabio Frustaci,
  • Stefania Perri,
  • Pasquale Corsonello

DOI
https://doi.org/10.3390/jlpea1010097
Journal volume & issue
Vol. 1, no. 1
pp. 97 – 108

Abstract

Read online

Energy consumption is one of the main barriers to current high-performance designs. Moreover, the increased variability experienced in advanced process technologies implies further timing yield concerns and therefore intensifies this obstacle. Thus, proper techniques to achieve robust designs are a critical requirement for integrated circuit success. In this paper, the influence of intra-die random process variations is analyzed considering the particular case of the design of energy aware adder circuits. Five well known adder circuits were designed exploiting an industrial 45 nm static complementary metal-oxide semiconductor (CMOS) standard cell library. The designed adders were comparatively evaluated under different energy constraints. As a main result, the performed analysis demonstrates that, for a given energy budget, simpler circuits (which are conventionally identified as low-energy slow architectures) operating at higher power supply voltages can achieve a timing yield significantly better than more complex faster adders when used in low-power design with supply voltages lower than nominal.

Keywords