Моделирование и анализ информационных систем (Mar 2022)

Methods for Change Parallelism in Process of High-level VLSI Synthesis

  • Igor Nikolaevich Ryzhenko,
  • Oleg Vladimirovich Nepomnyaschy,
  • Aleksandr Ivanovich Legalov,
  • Vladimir Viktorovich Shaidurov

DOI
https://doi.org/10.18255/1818-1015-2022-1-60-72
Journal volume & issue
Vol. 29, no. 1
pp. 60 – 72

Abstract

Read online

In this paper methods for increasing the efficiency of VLSI development based on the method of architecture-independent design are proposed. The route of high-level VLSI synthesis is considered. The principle of constructing a VLSI hardware model based on the functional-flow programming paradigm is stated.The results of the development of methods and algorithms for transformation functional-parallel programs into programs in HDL languages that support the design process of digital chips are presented. The principles of assessment are considered and the classes of resources required for the analysis of design solutions are identified. Reduction coefficients and methods of their calculation for each resource class have been introduced. An algorithm for calculating the reduction coefficients and estimating the required resources is proposed. An algorithm for converting parallelism is proposed, taking into account the specified constraints of the target platform. A mechanism for the exchange of metrics with an architecture-dependent level has been developed. Examples of parallelism reduction for the FPGA platform and practical implementation of FFT algorithms in the Virtex® UltraScale FPGA basis are given. The developed methods and algorithms make it possible to use the method of architecture-independent synthesis for transferring VLSI projects to various architectures by changing the parallelism of the circuit and equivalent transformations of parallel programs. The proposed approach provides many options for hardware solutions for implementation on various target platforms.

Keywords