Nature Communications (Jun 2024)

The SpinBus architecture for scaling spin qubits with electron shuttling

  • Matthias Künne,
  • Alexander Willmes,
  • Max Oberländer,
  • Christian Gorjaew,
  • Julian D. Teske,
  • Harsh Bhardwaj,
  • Max Beer,
  • Eugen Kammerloher,
  • René Otten,
  • Inga Seidler,
  • Ran Xue,
  • Lars R. Schreiber,
  • Hendrik Bluhm

DOI
https://doi.org/10.1038/s41467-024-49182-4
Journal volume & issue
Vol. 15, no. 1
pp. 1 – 11

Abstract

Read online

Abstract Quantum processor architectures must enable scaling to large qubit numbers while providing two-dimensional qubit connectivity and exquisite operation fidelities. For microwave-controlled semiconductor spin qubits, dense arrays have made considerable progress, but are still limited in size by wiring fan-out and exhibit significant crosstalk between qubits. To overcome these limitations, we introduce the SpinBus architecture, which uses electron shuttling to connect qubits and features low operating frequencies and enhanced qubit coherence. Device simulations for all relevant operations in the Si/SiGe platform validate the feasibility with established semiconductor patterning technology and operation fidelities exceeding 99.9%. Control using room temperature instruments can plausibly support at least 144 qubits, but much larger numbers are conceivable with cryogenic control circuits. Building on the theoretical feasibility of high-fidelity spin-coherent electron shuttling as key enabling factor, the SpinBus architecture may be the basis for a spin-based quantum processor that meets the scalability requirements for practical quantum computing.