Journal of Low Power Electronics and Applications (Aug 2020)

Optimized VLSI Architecture of HEVC Fractional Pixel Interpolators with Approximate Computing

  • Stefania Preatto,
  • Andrea Giannini,
  • Luca Valente,
  • Guido Masera,
  • Maurizio Martina

DOI
https://doi.org/10.3390/jlpea10030024
Journal volume & issue
Vol. 10, no. 3
p. 24

Abstract

Read online

High Efficiency Video Coding (HEVC) is the latest video standard developed by the Joint Video Exploration Team. HEVC is able to offer better compression results than preceding standards but it suffers from a high computational complexity. In particular, one of the most time consuming blocks in HEVC is the fractional-sample interpolation filter, which is used in both the encoding and the decoding processes. Integrating different state-of-the-art techniques, this paper presents an architecture for interpolation filters, able to trade quality for energy and power efficiency by exploiting approximate interpolation filters and by halving the amount of required memory with respect to state-of-the-art implementations.

Keywords