Applied Sciences (Dec 2020)

A Novel Cross-Latch Shift Register Scheme for Low Power Applications

  • Po-Yu Kuo,
  • Ming-Hwa Sheu,
  • Chang-Ming Tsai,
  • Ming-Yan Tsai,
  • Jin-Fa Lin

DOI
https://doi.org/10.3390/app11010129
Journal volume & issue
Vol. 11, no. 1
p. 129

Abstract

Read online

The conventional shift register consists of master and slave (MS) latches with each latch receiving the data from the previous stage. Therefore, the same data are stored in two latches separately. It leads to consuming more electrical power and occupying more layout area, which is not satisfactory to most circuit designers. To solve this issue, a novel cross-latch shift register (CLSR) scheme is proposed. It significantly reduced the number of transistors needed for a 256-bit shifter register by 48.33% as compared with the conventional MS latch design. To further verify its functions, this CLSR was implemented by using TSMC 40 nm CMOS process standard technology. The simulation results reveal that the proposed CLSR reduced the average power consumption by 36%, cut the leakage power by 60.53%, and eliminated layout area by 34.76% at a supply voltage of 0.9 V with an operating frequency of 250 MHz, as compared with the MS latch.

Keywords