EAI Endorsed Transactions on Industrial Networks and Intelligent Systems (Mar 2023)

Sub-optimal Deep Pipelined Implementation of MIMO Sphere Detector on FPGA

  • Minh Thuong Nguyen,
  • Xuan Nam Tran,
  • Vu Duc Ngo,
  • Quang-Kien Trinh,
  • Duc Thang Nguyen,
  • Tien Anh Vu

DOI
https://doi.org/10.4108/eetinis.v10i1.2630
Journal volume & issue
Vol. 10, no. 1

Abstract

Read online

Sphere detector (SD) is an effective signal detection approach for the wireless multiple-input multiple-output (MIMO) system since it can achieve near-optimal performance while reducing significant computational complexity. In this work, we proposed a novel SD architecture that is suitable for implementation on the hardware accelerator. We first perform a statistical analysis to examine the distribution of valid paths in the SD search tree. Using the analysis result, we then proposed an enhanced hybrid SD (EHSD) architecture that achieves quasi-ML performance and high throughput with a reasonable cost in hardware. The fine-grained pipeline designs of 4 × 4 and 8 × 8 MIMO system with 16-QAM modulation delivers throughput of 7.04 Gbps and 14.08 Gbps on the Xilinx Virtex Ultrascale+ FPGA, respectively.

Keywords