IET Circuits, Devices and Systems (Jul 2023)

A hardware prototype of wideband high‐dynamic range analog‐to‐digital converter

  • Satish Mulleti,
  • Eliya Reznitskiy,
  • Shlomi Savariego,
  • Moshe Namer,
  • Nimrod Glazer,
  • Yonina C. Eldar

DOI
https://doi.org/10.1049/cds2.12156
Journal volume & issue
Vol. 17, no. 4
pp. 181 – 192

Abstract

Read online

Abstract Key parameters of analog‐to‐digital converters (ADCs) are their sampling rate and dynamic range. Power consumption and cost of an ADC are directly proportional to the sampling rate; hence, it is desirable to keep it as low as possible. The dynamic range of an ADC also plays an important role, and ideally, it should be greater than the signal's; otherwise, the signal will be clipped. To avoid clipping, modulo folding can be used before sampling, followed by an unfolding algorithm to recover the true signal. Here, the authors present a modulo hardware prototype that can be used before sampling to avoid clipping. The authors’ modulo hardware operates prior to the sampling mechanism and can fold higher frequency signals compared to existing hardware. The authors present a detailed design of the hardware and also address key issues that arise during implementation. In terms of applications, the authors show the reconstruction of finite‐rate‐of‐innovation signals, which are beyond the dynamic range of the ADC. The authors’ system operates at six times below the Nyquist rate of the signal and can accommodate eight times larger signals than the ADC's dynamic range.

Keywords