Sensors (Feb 2023)

Ultra-High-Speed Accelerator Architecture for Convolutional Neural Network Based on Processing-in-Memory Using Resistive Random Access Memory

  • Hongzhe Wang,
  • Junjie Wang,
  • Hao Hu,
  • Guo Li,
  • Shaogang Hu,
  • Qi Yu,
  • Zhen Liu,
  • Tupei Chen,
  • Shijie Zhou,
  • Yang Liu

DOI
https://doi.org/10.3390/s23052401
Journal volume & issue
Vol. 23, no. 5
p. 2401

Abstract

Read online

Processing-in-Memory (PIM) based on Resistive Random Access Memory (RRAM) is an emerging acceleration architecture for artificial neural networks. This paper proposes an RRAM PIM accelerator architecture that does not use Analog-to-Digital Converters (ADCs) and Digital-to-Analog Converters (DACs). Additionally, no additional memory usage is required to avoid the need for a large amount of data transportation in convolution computation. Partial quantization is introduced to reduce the accuracy loss. The proposed architecture can substantially reduce the overall power consumption and accelerate computation. The simulation results show that the image recognition rate for the Convolutional Neural Network (CNN) algorithm can reach 284 frames per second at 50 MHz using this architecture. The accuracy of the partial quantization remains almost unchanged compared to the algorithm without quantization.

Keywords