Transactions on Cryptographic Hardware and Embedded Systems (Dec 2023)

All You Need Is Fault: Zero-Value Attacks on AES and a New λ-Detection M&M

  • Haruka Hirata,
  • Daiki Miyahara,
  • Victor Arribas,
  • Yang Li,
  • Noriyuki Miura,
  • Svetla Nikova,
  • Kazuo Sakiyama

DOI
https://doi.org/10.46586/tches.v2024.i1.133-156
Journal volume & issue
Vol. 2024, no. 1

Abstract

Read online

Deploying cryptography on embedded systems requires security against physical attacks. At CHES 2019, M&M was proposed as a combined countermeasure applying masking against SCAs and information-theoretic MAC tags against FAs. In this paper, we show that one of the protected AES implementations in the M&M paper is vulnerable to a zero-value SIFA2-like attack. A practical attack is demonstrated on an ASIC board. We propose two versions of the attack: the first follows the SIFA approach to inject faults in the last round, while the second one is an extension of SIFA and FTA but applied to the first round with chosen plaintext. The two versions work at the byte level, but the latter version considerably improves the efficiency of the attack. Moreover, we show that this zero-value SIFA2 attack is specific to the AES tower-field decomposed S-box design. Hence, such attacks are applicable to any implementation featuring this AES S-box architecture. Then, we propose a countermeasure that prevents these attacks. We extend M&M with a fine-grained detection-based feature capable of detecting the zero-value glitch attacks. In this effort, we also solve the problem of a combined attack on the ciphertext output check of M&M scheme by using Kronecker’s delta function. We deploy the countermeasure on FPGA and verify its security against both fault and side-channel analysis with practical experiments.

Keywords