Mehran University Research Journal of Engineering and Technology (Jul 2016)

Design and Co-Simulation of Depth Estimation Using Simulink HDL Coder and Modelsim

  • FARIDA MEMON,
  • AAMIR HUSSAIN MEMON,
  • SHAHNAWAZ TALPUR,
  • FAYAZ AHMED MEMON,
  • RAFIA NAZ MEMON

Journal volume & issue
Vol. 35, no. 3
pp. 473 – 482

Abstract

Read online

In this paper a novel VHDL design procedure of depth estimation algorithm using HDL (Hardware Description Language) Coder is presented. A framework is developed that takes depth estimation algorithm described in MATLAB as input and generates VHDL code, which dramatically decreases the time required to implement an application on FPGAs (Field Programmable Gate Arrays). In the first phase, design is carriedout in MATLAB. Using HDL Coder, MATLAB floating- point design is converted to an efficient fixed-point design and generated VHDL Code and test-bench from fixed point MATLAB code. Further, the generated VHDL code of design is verified with co-simulation using Mentor Graphic ModelSim10.3d software. Simulation results are presented which indicate that VHDL simulations match with the MATLAB simulations and confirm the efficiency of presented methodology.

Keywords