Journal of Telecommunications and Information Technology (Jun 2023)

Network-on-Multi-Chip (NoMC) with Monitoring and Debugging Support

  • Adam Łuczak,
  • Marta Stępniewska,
  • Jakub Siast,
  • Marek Domański,
  • Olgierd Stankiewicz,
  • Maciej Kurc,
  • Jacek Konieczny

DOI
https://doi.org/10.26636/jtit.2011.3.1161
Journal volume & issue
no. 3

Abstract

Read online

This paper summarizes recent research on network-on-multi-chip (NoMC) at Poznań University of Technology. The proposed network architecture supports hierarchical addressing and multicast transition mode. Such an approach provides new debugging functionality hardly attainable in classical hardware testing methodology. A multicast transmission also enables real-time packet monitoring. The introduced features of NoC network allow to elaborate a model of hardware video codec that utilizes distributed processing on many FPGAs. Final performance of the designed network was assessed using a model of AVC coder and multi-FPGA platforms. In such a system, the introduced multicast transmission mode yields overall gain of bandwidth up to 30%. Moreover, synthesis results show that the basic network components designed in Verilog language are suitable and easily synthesizable for FPGA devices.

Keywords