IEEE Access (Jan 2020)

A Low Power Circuit Design for Chaos-Key Based Data Encryption

  • Ngoc Nguyen,
  • Loan Pham-Nguyen,
  • Minh B. Nguyen,
  • Georges Kaddoum

DOI
https://doi.org/10.1109/ACCESS.2020.2998395
Journal volume & issue
Vol. 8
pp. 104432 – 104444

Abstract

Read online

Dynamic and non-linear systems have been used to generate random bits in high-security applications for decades. In this perspective, due to their stochastic characteristic, chaotic systems have been emerging as the natural choice for the generation of random bits. This paper presents the design and the implementation of a chaos-based true random number generator and a chaos-key based data encryption scheme for secure communications. The mathematical expression of the dynamic system is presented and analyzed to evaluate the possibility of chaos occurrence. Then, the chaotic system is realized at the circuit level using 130 nm CMOS technology to generate random bit sequences, which are utilized in data encryption. Chaotic signal outputs of the chaos-based random number generator circuit are sampled at a maximum frequency of 50 MHz, enabling a high throughput of random bits. The core of the chaotic circuit consumes $630~\mu \text{W}$ in static mode and a maximum of $660~\mu \text{W}$ in running mode. The chaos-based one-time pad encryption scheme using the chaos-key generator shows the advantages of using this random number generator in secure communications. In this context, the data secrecy is compared to the advanced encryption standard AES128. Moreover, the design is simulated in different working conditions such as voltage supply and temperature variations, where it is shown that the random bit output benefits from a high entropy per bit and passes the standard statistical test suite (NIST) for cryptographic applications.

Keywords