IEEE Journal of the Electron Devices Society (Jan 2020)

A Benchmark Study of Complementary-Field Effect Transistor (CFET) Process Integration Options Done by Virtual Fabrication

  • B. Vincent,
  • J. Boemmels,
  • J. Ryckaert,
  • J. Ervin

DOI
https://doi.org/10.1109/JEDS.2020.2990718
Journal volume & issue
Vol. 8
pp. 668 – 673

Abstract

Read online

Four process flow options for Complementary-Field Effect Transistors (C-FET), using different designs and starting substrates (Si bulk, Silicon-On-Insulator, or Double-SOI), were compared to assess the probability of process variation failures. The study was performed using virtual fabrication techniques without requiring fabrication of any actual test wafers. In the study, Nanosheet-on-Nanosheet stacked channels provided superior process integration robustness compared to Nanowire-On-Fin stacked channels. For the Nanowire-On-Fin option, using an SOI substrate as the starting material (compared to Si bulk or DSOI) also strongly reduced process variation failure rates.

Keywords