IEEE Journal of the Electron Devices Society (Jan 2019)

Automatic Fault Detection Circuit for Integrated Gate Drivers of Active-Matrix Displays

  • Byung-Chang Yu,
  • Jongbin Kim,
  • Seung-Hyuck Lee,
  • Hoon-Ju Chung,
  • Seung-Woo Lee

DOI
https://doi.org/10.1109/JEDS.2018.2885529
Journal volume & issue
Vol. 7
pp. 315 – 321

Abstract

Read online

This paper presents automatic fault detection circuit for integrated gate drivers. The proposed circuit consists of one capacitor and two TFTs per scan line. The circuit can detect three types of faults, such as line disconnection (LD), low voltage stuck (LVS), and high voltage stuck (HVS) for the gate driver due to external physical stress. Simulation results showed the proposed circuit operates well. In order to verify the circuit operation, it was fabricated with indium gallium zinc oxide thin film transistors process. The measurement results also verified that our proposed fault detection circuit could detect the types and locations of the LD and LVS of the gate driver successfully. However, we found that HVS can be detected, but further study is needed to accurately detect the position of HVS in the proposed circuit.

Keywords