IEEE Journal of the Electron Devices Society (Jan 2018)

Strained Silicon Complementary TFET SRAM: Experimental Demonstration and Simulations

  • G. V. Luong,
  • S. Strangio,
  • A. T. Tiedemann,
  • P. Bernardy,
  • S. Trellenkamp,
  • P. Palestri,
  • S. Mantl,
  • Q. T. Zhao

DOI
https://doi.org/10.1109/JEDS.2018.2825639
Journal volume & issue
Vol. 6
pp. 1033 – 1040

Abstract

Read online

A half SRAM cell with strained Si nanowire complementary tunnel-FETs (TFETs) was fabricated and characterized to explore the feasibility and functionality of 6T-SRAM based on TFETs. Outward-faced n-TFETs are used as access-transistors. Static measurements were performed to determine the SRAM butterfly curves, allowing the assessment of cell functionality and stability. The forward p-i-n leakage of the access-transistor at certain bias configurations leads to malfunctioning storage operation, even without the contribution of the ambipolar behavior. At large VDD, lowering of the bit-line bias is needed to mitigate such effect, demonstrating functional hold, read and write operations. Circuit simulations were carried out using a Verilog-A compact model calibrated on the experimental TFETs, providing a better understanding of the TFET SRAM operation at different supply voltages and for different cell sizing and giving an estimate of the dynamic performance of the cell.

Keywords