IEEE Journal of the Electron Devices Society (Jan 2020)

Effects of Forming Gas Annealing and Channel Dimensions on the Electrical Characteristics of FeFETs and CMOS Inverter

  • Po-Jung Sung,
  • Chun-Jung Su,
  • Shih-Hsuan Lo,
  • Fu-Kuo Hsueh,
  • Darsen D. Lu,
  • Yao-Jen Lee,
  • Tien-Sheng Chao

DOI
https://doi.org/10.1109/JEDS.2020.2987005
Journal volume & issue
Vol. 8
pp. 474 – 480

Abstract

Read online

In this study, ferroelectric FETs (FeFETs) and CMOS inverters are fabricated and analyzed, exhibiting 13% of 593 devices with sub-60 mV subthreshold swing (SS) at room temperature. Forming gas annealing (FGA) is found to not only enhance ferroelectricity but also significantly improve FeFET electrostatics. The experimental results indicate that FeFET with a narrow width shows weaker ferroelectric properties, and SS of sub-60 mV/dec with ID change less than two orders of magnitude. However, FeFET with a broad channel width reveals stronger ferroelectric properties, and SS of sub-60 mV/dec is over 2 orders of magnitude of Id. Finally, typical voltage transfer characteristics (VTCs) of a FeFET CMOS inverter with double sweeps at various VD from 0.6 to 2 V are demonstrated. The results show that hysteresis in a FeFET CMOS inverter could have both clockwise (CW) and counter-clockwise (CCW) loops.

Keywords