IEEE Journal of the Electron Devices Society (Jan 2019)

Effect of Grain Boundary Protrusion on Electrical Performance of Low Temperature Polycrystalline Silicon Thin Film Transistors

  • Mohammad Masum Billah,
  • Abu Bakar Siddik,
  • Jung Bae Kim,
  • Lai Zhao,
  • Soo Young Choi,
  • Dong Kil Yim,
  • Jin Jang

DOI
https://doi.org/10.1109/JEDS.2019.2911088
Journal volume & issue
Vol. 7
pp. 503 – 511

Abstract

Read online

We studied the impact of grain boundary (GB) protrusion on the electrical properties of low temperature polycrystalline silicon thin film transistors. The analysis of atomic force microscopy and transmission electron microscopy images indicate the grain size of ~350 nm and a protrusion height of ~35 nm. The transfer and output characteristics are well fitted by technology computer-aided design using two different density of states for poly-Si grain and GB, respectively. From 2-D contour mapping, a drastic reduction of hole concentration (~5 x 1016 cm-3) at GB protrusion site was obtained as compared to the grain (~3 x 1018 cm-3). Trapping concentration at GB is much higher, which leads to the reduction in the mobility.

Keywords